## u-boot satrtup sequence start.s start armboot main loop() run command() (arch/arm/cpu/hi3536/start.s) (common/main.c) (common/main.c) Command table reset main loop() (run\_command() U-boot.lds specifles the start.o will be firstly link start.o,so bootm the entry of start.s is the u-boot entry. (arch/arm/cpu/hi3536/u-boot.lds) arch\_cpu\_init decjpg timer\_init getinfo board\_init install\_auto\_comple help interrupt\_init i2c get\_clocks parse\_line() arse command, find toke loady env\_init loadb and extract argumen init baudrate mtest CONFIG\_BOOT\_RETRY\_TIMI loop init\_sequence array one serial init nit\_cmd\_timeout() tendif base /\* copy u-boot.bin from spi no flash to ddr \*/ console\_init\_f crc32 display\_banner cmp print\_cpuinfo ср mw checkboard u boot cmd end whitcl b copy\_to\_ddr /\* r0 stores \_\_reset offset fro where we get started. \*/ nm init\_func\_i2c mm Jsing macro U\_BOOT\_CMD to add a command into the dram\_init md ext sect.\*/ mii stopkey\_confir arm\_pci\_init ping spi\_flash\_probe rarpboot retum 0 . Set the cpu to SVC32 mode tftp Disable irq and fiq Invalidate L1 I/D Invalidate L1 D-cache copy the u-boot.bin to ddr,if bootp he source address and the arget address is equal, it will be kip. \*/ setenv printenv end argc, argv) '\* call function to do the saveenv BSS version \* we just aNalysis the signel on the signel of the signel \_bss\_start Processing. run\_command setvobg U-boot Image stopvl TEXT\_BASE **SDRAM** (\_armboot\_start) startvl stopgx CFG\_MALLOC\_LEN Address startgx not repeatable, interrupte commands are always considered not repeatable stopvo GBL\_DATA\_SIZE gd points to globel startvo partinfo \* jump to do\_clr\_remap \*/ \*boot from bootrom,we copy ne uboot.bin to ram structure of gd t increase direction unrecognized, bootd recursion or too many args) If cmd is NULL or "" or long L. Set up the stack 2. Clear bss IRQ&FIQ Stack erasemtd /\* Defined in User stack top bootlogo board/svr2730, ery important \* nan CONFIG\_SYS\_CBSIZE-1 considered unrecognized) nbootm User Stack misc\_init\_r() appupdate SDRAM BASE conf0 sysupdate .. Do clear remap ..Set SMP bit ACTLR register to nable I cache and D cache for firmwareupdate bootupdate /\* @ jump to C code, start\_armboot difined in arch/ arm/lib/board.c +285\*/ app0 7 and A17 ublupdate B. ddr\_init I. init\_registers /\* init PLL/DDRC Flash ios0 allupdate pinfo envargs sysidx env defenv console 0x0000 0000 hiupdate Figure 1 U-boot memory layout hwinfo